# GENESIS: A <u>Gen</u>eralizable, <u>E</u>fficient, and <u>S</u>ecure <u>I</u>ntra-kernel Privilege <u>S</u>eparation

Anonymous Author(s) Submission Id: 30

#### Abstract

Maintaining the trustworthiness of OS kernels is imperative in upholding any form of security objective within a system. However, most commodity kernel designs are monolithic and subject to frequent changes that may contain or introduce new software bugs. The uniform privilege and single address space of monolithic kernels assist the adversary in turning any vulnerability into a single point of failure. Hence, various isolation designs have been proposed to enable privilege separation within the kernel. However, many of these solutions are architecture-dependent because of their reliance on specific features of their target architecture.

We present Genesis, a novel architecture-agnostic intrakernel privilege separation design. The main idea behind Genesis is to construct a self-protected execution environment while leveraging only de facto standardized hardware security primitives in contemporary architectures. This design principle paves the way for a generalizable intra-kernel solution that is applicable to other architectures without significant redesign effort; specifically, our prototype leverages a general hardware feature, such as supervisor-mode access prevention (SMAP) on x86-64, over which we realize two essential techniques for intra-kernel isolation: kernel deprivileging and secure domain switching. While sustaining its generalizability, Genesis introduces moderate performance overhead in standard benchmarks and real-world applications, such as Nginx and Memcached.

#### 1 Introduction

The security of operating system (OS) kernels is critical, as they serve as a trusted computing base (TCB) of modern computer systems. As the OS kernels become sophisticated to support a rich set of functionalities, the growing TCB makes them susceptible to potential security vulnerabilities. Moreover, they follow the popular monolithic design, which executes the core kernel and its modules within a single address space at the same (highest) privilege level. This exacerbates the problem because a single vulnerability in any part of the kernel lets attackers compromise the entire system.

In response, the community has explored various ways to improve OS kernel security. A representative approach is to leverage a kernel integrity monitor, which is realized by introducing a protection layer at a higher privilege than the kernel, such as virtualization [17, 26–28, 30, 32, 35] and a trusted execution environment (TEE) [2, 4, 11, 16]. These

techniques provide an isolated execution environment to security monitors entirely segregated from the kernel.

However, this approach comes with limitations. First, it suffers from the semantic gap, which is the problem of reconstructing the OS abstraction from raw memory data. Second, it suffers from severe domain-switching overhead, *i.e.*, the cost of transition between the monitor and kernel is prohibitively high. Third, it requires hardware support for a higher-privilege layer to protect *itself* from the kernel.

Recently, intra-kernel privilege separation [3, 5, 7, 19, 34] has emerged as a new direction in kernel design research to overcome the shortcomings of prior work. This technique divides a monolithic kernel into two separate domains, namely, the *inner* and *outer* kernel. The inner kernel is the privileged one, while it deprives the outer kernel of the capability to control security-critical system resources, such as memory management unit (MMU) and page tables. This design makes the privileged execution of the outer kernel to be completely mediated by the inner kernel. This creates an asymmetric trust model purely in software. Although both operate at the same highest hardware privilege level, the inner kernel has full access permissions to the entire memory and system control registers, whereas the outer kernel does not.

This new approach promises several benefits, such as TCB minimization, reduced overhead, and self-protection without requiring hardware extensions. First, it will not require a huge TCB for the general OS kernel by putting most parts of the kernel at the outer kernel. The inner kernel includes only the security-critical component, *i.e.*, memory management and some privileged instructions handling, as the TCB. The rest of the kernel (outer kernel) is outside the TCB. Second, domain-switching is purely software, faster than hypervisor/TEE-enforced solutions. Moreover, memory access is performed at near-native speed because the inner kernel can access the entire memory space directly, while some other solutions require costly software-emulated address translation. Third, it achieves self-protection without the involvement of other privileged layers.

Although the intra-kernel separation approach does not require additional and more privileged layers, such as virtualization or TEE, their implementations are bound to specific hardware. This makes designs hard to be transferrable to different architectures, which is important in this era where we use many different architectures to compose a system framework. Specifically, all prior works [3, 5, 7, 19, 34] rely on specific hardware features that are exclusive to their target



Figure 1. Comparison of prior intra-kernel privilege separation techniques

architectures; hence, a design employed in one architecture is unlikely to be applicable to other architectures without significant re-engineering.

 In response to the *status quo*, we present Genesis, a *generalizable* intra-kernel privilege separation design. To this end, Genesis leverages the *Privileged Access Restriction* (PAR) primitive—a (conceptually) common kernel security feature that is available in most commodity processors. This primitive is devised to prevent the kernel from inadvertently accessing user memory for security reasons. For instance, Intel's Supervisor-Mode Access Prevention (SMAP) on x86 is the most representative one. A conceptually identical feature is available on other architectures, *e.g.*, namely, PAN on ARM and SUM on RISC-V. We repurpose this feature to deprive the outer kernel of its access capability to user memory. We then extend this restriction to grant the inner kernel exclusive control over security-sensitive system resources.

In this way, we realize two key techniques: kernel deprivileging and secure domain-switching, in general, both of which are essential to bringing intra-kernel privilege separation inside the kernel. The first one allows the inner kernel to have full access permissions to MMU-related system resources, whereas the deprivileged outer kernel is isolated from the inner kernel. The second one ensures a secure, atomic, and deterministic execution flow at the time of domain-switching, even when the malicious outer kernel is running at the highest hardware privilege level as in the inner kernel.

In summary, we make the following contributions:

- We propose Genesis, a novel architecture-agnostic intra-kernel isolation design without requiring any higher privileged layer for the inner kernel.
- We implement a prototype of GENESIS on x86-64 and RISC-V Linux and conceptually address how this design could be transferrable in other architectures. Notably, we elaborate on the technical challenges and possible solutions in realizing our technique.
- We perform a detailed evaluation of Genesis on microand macro-benchmarks, including LMBench and SPEC CPU2017, and real-world applications, demonstrating that the Genesis implementation incurs modest performance overhead.

• Lastly, we will make the source code of Genesis publicly available to contribute to future directions.

# 2 Motivation & Background

# 2.1 Intra-kernel Privilege Separation

Several intra-kernel privilege separation techniques [3, 5, 7, 19, 34] have been implemented on x86 and ARM architectures. To the best of our knowledge, there exists no *generalizable* solution that is built on top of a generally-available hardware feature; i.e., designs are tightly coupled with a specific hardware feature not available to other architectures. Here, we elaborate on closely related work, focusing on the underlying hardware features.

PerspicuOS [7] (i.e., nested kernel) leverages the write-protect (WP) bit of the CR0 control register. The WP bit determines whether the kernel conforms to the R/W bit in a page table entry (PTE); if WP is disabled, the kernel has unrestricted write access to all memory, even for *read-only* memory. As illustrated in Figure 1a, PerspicuOS configures page tables as read-only and uses the WP bit to deprive the outer kernel of page table modifications. In this manner, PerspicuOS can de-privilege the outer kernel and effectively isolate it from the inner kernel. On a lighter note, the same technique could be applied to other system software such as hypervisors, as in HyperSafe [34].

SKEE [3] first presents the two variants of intra-kernel isolation for ARM32 and ARM64 processors. Because no hardware features are functionally equivalent to WP, SKEE proposes an alternative design with different hardware features. SKEE for ARM32 re-purposes TTBR1 (translation table base register) and TTBCR.N (translation table base control register), which dedicates the mapping of an isolated environment to the inner kernel and determines which TTBR0 and TTBR1 are used for virtual address translation, respectively. Taken together, as depicted in Figure 1b, SKEE on ARM32 guarantees that the inner kernel memory region is activated when executing the inner kernel. In addition, to grant the inner kernel exclusive control over page tables, it marks page tables as read-only and then creates a shadow mapping of page tables accessible only within the inner kernel.

However, SKEE on ARM64 cannot use the same technique because TTBCR.N in ARM32 was deprecated in ARM64. Therefore, SKEE creates a top-level page table dedicated to the inner kernel in a predefined location (0x0). Then, it guarantees that the entry gate only loads the predefined page table located at 0x0 into TTBR1; this is done by loading the special zero register (xzr) into TTBR1 at the entry gate. However, SKEE on ARM64 relies on virtualization support (i.e., secondary paging) since it is common for mobile and embedded devices to reserve the physical address 0x0 architecturally.

In contrast, Hilps [5] realizes *authentic* intra-kernel privilege separation on ARM64. In detail, Hilps re-purposes TxSZ to dynamically adjust the range of virtual address space of targeted system software. Similar to SKEE, it activates and deactivates the inner kernel region in a strictly controlled manner. In addition, since TxSZ is a system-wide hardware feature on ARM64 that is available to all privilege levels, Hilps's design is applicable to any other system software, including hypervisor and secure OS.

As an additional example on ARM64, SelMon [19] leverages hardware debugging features, watchpoint, and WXN (Write eXecute Never) to retrofit intra-level isolation into the hypervisor layer. Specifically, SelMon configures the permission of the inner hypervisor's code to RWX. Next, it activates watchpoint monitoring and WXN during the outer hypervisor execution, preventing any malicious modification and execution of the inner hypervisor's code, respectively, as depicted in Figure 1c. The watchpoint and WXN are disabled only during the inner hypervisor execution. Although Sel-Mon achieves intra-level isolation by leveraging the general hardware debugging feature, applying the same technique to other architectures remains challenging. For example, even though x86 processors are equipped with a group of debug registers (i.e., DR0-DR3), their functionalities are geared toward instruction breakpoint, not memory watchpoint; the maximum range of memory to be monitored per debug register is limited to 8 bytes.

*Motivation.* Despite the significant progress in this area, we observe that the existing designs often rely on peculiar architecture-specific features, which render generalization to other architecture infeasible without significant design changes. For example, the use of dual page table architecture [3] or dynamic virtual address range adjustment through TxSZ [5] is unique to ARM. The instant toggling of paging-based memory protection employed by [7] is an x86 perk that is convenient but not generalizable.

These observations motivated us to investigate other hardware features that can be used to design an architecture-agnostic intra-kernel isolation framework. We found a standard hardware security feature that is virtually ubiquitous and functionally equivalent in most modern processors: SMAP in x86, Privileged Access Never (PAN) in ARM, Permit Supervisor User Memory Access (SUM) in RISC-V. Genesis

demonstrates the feasibility of intra-kernel protection, the design of which is applicable across different architectures.

#### 2.2 SMAP and SMEP

In response to ret2usr attacks [21, 31], Intel released a new ISA extension, SMAP, to prevent unintended kernel access to the user memory. First, it extends the CR4 control register with a new 21st bit, called the SMAP-bit, to indicate the activation of SMAP. Of course, the kernel should be allowed to legitimately access user memory to serve a user's request (e.g., system calls). However, setting a control register is expensive. Therefore, along with the SMAP-bit of CR4, Intel extends the ISA with two *fast* instructions, stac/clac, to temporarily disable SMAP and allow the kernel to access the user memory. In detail, stac and clac set and clear the AC flag in eflags to disable and re-enable the SMAP protection, respectively. Note that in addition to stac and clac, the x86-64 ISA has the popf and iret instructions that can also modify the AC bit in eflags (explained in great detail in §5).

SMAP prevents the supervisor mode from accessing but not executing user pages. Therefore, attackers can conduct a variant of the ret2usr attack that hijacks the kernel control flow into the user's code. Intel introduced Supervisor-Mode Execution Prevent (SMEP) to solve this problem. As in SMAP, the SMEP extension added a new 20th bit called the SMEP-bit into CR4. However, unlike SMAP, the SMEP extension introduces no new instruction that temporarily disables its protection because it stands to reason that under no circumstances does user code run in kernel mode.

#### 3 Threat Model and Assumptions

We assume a strong adversary model with a completely compromised OS kernel, granting the attacker full control over all software executing outside the inner kernel. In detail, we assume that the kernel contains one or more memory vulnerabilities that can be exploited to grant the attacker arbitrary read/write/execution primitives. By leveraging such powerful primitives, the attacker aware of Genesis could seek to escape and undermine the Genesis-enforced isolation, e.g., by maliciously altering MMU-related system resources. Moreover, the kernel-level attacker can collude with a user-level process to launch more sophisticated attacks.

We assume that the inner kernel (TCB) is formally verifiable and thus absent of all exploitable vulnerabilities. We further assume that a secure boot mechanism is applied, thus guaranteeing that the whole system is securely loaded at boot time. Moreover, we assume that runtime generated/loaded codes are verified before loading them such that the inner kernel scrutinizes a to-be-loaded code and assures that it does not contain any unintended and harmful instruction, as in previous work [3, 5, 7, 19]. However, providing protection against physical, side-channel, and DMA attacks is beyond the scope of this work.



Figure 2. The design overview of GENESIS

## 4 GENESIS Design

We introduce the design of Genesis to realize *generalizable* intra-kernel privilege separation. With this in mind, we explain the high-level design of Genesis, which is applied to other architectures in the same manner. Of course, the specific implementation would be different across different architectures. Hence, we faced several technical challenges derived from our design choices and peculiar architectural features. We will describe how to address them in §5.

### 4.1 Design Objectives

The primary goal of Genesis is to retrofit intra-kernel privilege separation into a monolithic kernel. To achieve this, Genesis must realize two key and complementary techniques: *kernel deprivileging* and *secure domain switching*. These techniques are conceptually similar to those in conventional approaches [5, 7, 19, 34].

Kernel deprivileging deprives the potentially compromised kernel of the capability to manage MMU-related system resources directly. Specifically, Genesis breaks a monolithic kernel into the (privileged) inner and (non-privileged) outer kernels. The inner kernel manages the MMU system resources, that is, MMU control registers and page tables, and enforces isolation between the outer and inner kernels. In contrast, the outer kernel is relegated and thus hands over the control of the MMU configuration registers and page tables to the inner kernel (Hereafter, we use the term *security-critical operations* to refer to a set of instructions that control the above system resources). Similar to the *trap-and-emulate* approach, the inner kernel intercepts and verifies a security-critical operation from the outer kernel. If verified, the inner kernel emulates it on behalf of the outer kernel.

Secure domain switching ensures that the domain switching between the outer and inner kernels is done only through a well-controlled interface. The inner kernel must completely mediate all security-critical operations. To this end, Genesis's entry and exit gates are carefully designed to thwart any attempt to maliciously exploit them for escaping the memory access control enforcement and surreptitiously performing security-critical operations.

#### 4.2 Kernel Deprivileging

Figure 2 shows the design overview of Genesis, mainly focusing on the kernel deprivileging. To endow the inner kernel with exclusive rights to MMU-related system resources, Genesis first configures the mapping of page tables as read-only (as shown on the left side of Figure 2a). This configuration prohibits the outer kernel from modifying page tables directly, thus preserving all mappings of kernel address space, i.e., the correctness of page permissions in page table entries (PTE), throughout the system lifetime. Otherwise, an adversary would corrupt the access permissions in PTEs and escape the access control enforced by Genesis.

Although such write protection ensures the integrity of page tables against unauthorized modifications from the outer kernel, it also blocks all benign page table updates from the inner kernel. To solve this problem and empower the inner kernel with complete control over the page tables, we leverage page aliasing and the *Privileged Access Restriction* (PAR) primitive such as SMAP in x86 and SUM in RISC-V.

Specifically, Genesis leverages the page aliasing technique to create the shadow mapping of page tables such that additional virtual pages are mapped onto the same physical pages for page tables, as illustrated in Figure 2b. (We refer to such aliased pages as *shadow page tables*.) Then, Genesis marks shadow page tables to be user pages (the reason for this will be clarified in the next paragraph).

Along with the shadow page tables, PAR enables the inner kernel to access the page tables legitimately. It was initially designed to prevent unintended kernel access to the data located within the *user* address space. For example, when handling system calls, the Linux kernel unavoidably receives potentially malicious input (e.g., a user-controllable pointer) from user processes. Hence, it imposes a self-restriction and accesses the user memory only through specific kernel APIs such as copy\_from/to\_user. The PAR protection is temporarily turned off during their execution, enabling the kernel to access the user memory legitimately.

However, we use the PAR protection for a purpose other than what it was intended for; we re-purpose PAR to impose a strict restriction to hitherto unfettered access to its kernel address space. More specifically, GENESIS configures security-sensitive data belonging to the inner kernel, e.g., the aforementioned shadow page tables, as user-mode pages. Then, it ensures that PAR protection is always enabled during the outer kernel execution and only temporarily disabled during the inner kernel execution, which is enforced by our secure domain-switching mechanism (refer to §4.3). Consequently, the outer kernel is deprivileged and delegates the authority of page table manipulations to the inner kernel.

In addition to the write-protection of page tables, GENESIS guarantees that the inner kernel completely mediates all updates of security-sensitive system control registers, i.e., CR0, CR3, CR4, IDTR, and MSRs in x86-64; and SATP, STVEC, SSTATUS in RISC-V;<sup>1</sup> otherwise, these could potentially lead to full compromise of the system.

More specifically, the inner kernel mediates all updates of the page-table base register (CR3 and SATP), loading only the verified top-level page tables. In addition, Genesis ensures the integrity of the CR0 and CR4 control registers; otherwise, the outer kernel clears CR0.PG (paging bit) or CR0.WP to disable MMU-based memory protection or undermine SMAP and SMEP in CR4 to subvert the security guarantees of Genesis. For the same reason, in RISC-V, Genesis protects the MODE field in STAP[63:60], preserving the paging mechanism, and also guarantees the integrity of SSTATUS.SUM, constantly enforcing SUM-based isolation. Finally, in the case of IDTR and STVEC, it is essential to guarantee that the inner kernel seizes control of the entry point of the interrupt handlers to ensure the atomicity of its execution. (The reason for enforcing the atomic execution is explained in the following subsection.)

To this end, Genesis must ensure that all security-critical instructions are removed from the outer kernel code and forces the outer kernel to request the inner kernel to perform security-critical operations on its behalf. Specifically, we mainly leverage a compiler to identify and instrument those security-critical operations automatically, minimizing manual instrumentation. However, note that unintended (misaligned) privileged instructions can be introduced and exploitable, depending on the architecture, particularly having a variable-length ISA such as x86. We assume that such unintended instructions are identified and eliminated, which can be achieved through orthogonal techniques such as binary rewriting [37]. This assumption is consistent with related studies in this area.

Lastly, with the aforementioned design choices, the inner kernel is now isolated from the outer kernel. However, we observe that the conventional user-kernel boundary no longer holds. Therefore, Genesis must now re-establish the boundary. We discuss the issue in more depth in §4.5.

```
exit:
2
       movq (%rsp), %rsp
                                       // restore stack pointer
3
       popfq
                                       // restore eflags
       clac
                                       // re-enable SMAP
 4
 5
                                       // return to outer kernel
 6
     entry:
                                       // save eflags
 8
       pushfq
9
       cli
                                       // disable interrupts
10
       stac
                                       // disable SMAP
11
       movg %rsp, %r9
                                       // save orig stack pointer
12
       movg PER CPU VAR(inner stack), %rsp // switch to inner stack
13
       pushq %r9
                                       // save orig stack pointer
       jmpq .Linner_handler
14
                                       // jump to inner kernel
```

**Figure 3.** The entry and exit gates in x86-64

#### 4.3 Secure Domain Switching

To securely transfer control from and to the inner kernel, our Genesis design includes well-controlled entry and exit gates, which are carefully designed to prevent any attempt to maliciously exploit these gates to regain control flow while PAR is turned off. First, this domain-switching mechanism guarantees that both disabling the PAR protection and executing the inner kernel are performed *only* through the entry gate. Second, it ensures that once the control flow enters the inner kernel, the exit is possible only through the designated exit points, i.e., the exit and trap gates, re-enabling PAR protection.

Although the outer kernel cannot perform security-critical operations directly, it operates in the privileged mode (i.e., ring 0 in x86-64 and S-mode in RISC-V) as normal. Because the inner and outer kernels run at the same hardware privilege level, there is no special control transfer instruction, such as sysenter and vmcall in x86-64, which escalates its privilege and transfers the execution to a predefined entry point. Therefore, secure domain transitions can only be achieved by executing a consecutive series of instructions in an *atomic*, *deterministic*, and *exclusive* manner, even in the presence of a malicious and compromised outer kernel.

To help explain how Genesis can achieve the above properties, here, we present the detailed x86-64 gate implementation. The technical explanation of RISC-V gates, which is conceptually equivalent to the x86-64 counterpart, can be found in §5.2. The assembly code of the entry and exit gates is given in Figure 3. The entry gate disables interrupts, turns off the SMAP protection, switches the original stack to the inner stack, and finally enters the inner kernel. The procedure of the exit gate is done in the reverse order of the entry gate. In the following, we elaborate on how Genesis achieves the atomic, deterministic, and exclusive nature of the entry and exit gates.

Atomic Execution. The entry gate executes the cli instruction to disable interrupts (ln. 9), guaranteeing atomic execution of the instruction sequence of the entry gate. It also reserves the eflags register (ln. 8) to preserve and restore the current processor status and a set of system flags,

<sup>&</sup>lt;sup>1</sup>IDTR is an acronym for "Interrupt Descriptor Table Register." SATP and STEVC are acronyms for "Supervisor Address Translation and Protection" and "Supervisor Trap Vector Base Addresss Register," respectively.

e.g., the interrupt flag (IF), because the cli instruction clears the IF flag in eflags. This atomic execution in the gateway is expanded into the inner kernel execution, thereby preventing the outer kernel from diverting the control flow (e.g., using interrupts) while executing the inner kernel.

However, disabling interrupts using the cli instruction alone does not offer sufficient protection. For instance, an adversary could directly jump into the middle of an instruction sequence, especially into the stac instruction, ignoring the initial steps, thereby disabling the SMAP protection but not the interrupts; if so, as the inner kernel execution is preemptable, the outer kernel can regain the control flow while the SMAP protection is disabled. To overcome this problem, Genesis ensures the integrity of the interrupt descriptor table (IDT) and IDTR, considering them as part of the TCB. Given that neither IDT nor IDTR is under the control of the outer kernel, all entry points of interrupt handlers can be considered as additional exit gates (referred to as trap gates). Based on this observation, we instrument these trap gates to compulsorily re-enable the SMAP protection when an interrupt occurs during the inner kernel execution.

**Deterministic Execution.** The entry and exit gates disable and enable the SMAP protection through stac and clac in lines 10 and 4, respectively. In short, the stac and clac instructions are deterministic *per se*, which means that their behavior depends on neither registers nor memory, which may be controlled by an adversary. Therefore, it is not necessary to check whether their operands are correctly configured, which makes the length of the instruction sequence of the gates relatively shorter (more efficient) than that of prior works. An example is the assembly code snippet of the exit gate in PerspicuOS [7], which enables WP before returning to the outer kernel:

```
1 mov %cr0, %rax // Get current CR0 value
2 1: or CR0_WP, %rax // Set WP in CR0 copy
3 mov %rax, %cr0 // Write back to CR0
4 test CR0_WP, %eax // Ensure WP set
5 je 1b // If not, loop back
```

As seen in line 3, enabling WP can be performed only by moving the general-purpose register, rax, into CR0; hence, the instruction that configures CR0 is not deterministic; an attacker can directly jump to that instruction with an abnormal value in rax to circumvent WP. To resolve this problem, PerspicuOS checks whether rax contains a predefined value after setting up CR0 (ln.4). If not, it configures CR0 repeatedly until WP is enabled (ln. 2–5).

Similarly, all prior intra-kernel solutions [3, 5, 7, 19] suffer from the same limitation; they require additional checks on their control registers to ensure that only the intended value is correctly loaded, incurring non-negligible overheads. Moreover, the gate instruction sequence length increases in proportion to the number of control registers to be set, resulting in high domain-switching overhead. In the worst example, SelMon [19] requires setting up four system registers

as bootstrapping of the intra-level isolation in the hypervisor mode. In summary, SMAP-related instructions, i.e., stac and clac, are *per se* deterministic and ideal candidates for realizing a secure domain-switching mechanism.

**Exclusiveness** guarantees that the entry gate is the only way to enter the inner kernel. As the address space of the inner kernel is exposed to the outer kernel, an attacker might jump directly to the inner kernel's code by surpassing the entry gate. Even so, such an attempt to access the inner kernel's data will trigger a fault because the data are mapped as user pages and SMAP is activated. This exclusiveness can be achieved by removing the stac instruction, except the entry gate, from the outer kernel's code.

#### 4.4 Enabling Legitimate Access to User Memory

The outer kernel no longer has access to user memory; the only entity that can legitimately access user memory is the inner kernel. However, the outer kernel still has to access user memory, for example, when handling system calls and delivering a signal to the user process. In such cases, the outer kernel needs to request the inner kernel to access the user memory on its behalf. As seen in §4.2, the kernel carefully restricts its access to user-level memory; the kernel enforces that the user-level memory can be accessed only through specific kernel APIs, such as copy\_to/from\_user. We redirect all invocations to the inner kernel, thereby enabling the inner kernel to interpose the user memory access.

The inner kernel must guarantee that no exception occurs during the execution of the inner kernel. Otherwise, the corresponding handler is invoked to resolve the issue and then resumes execution back to where it left off after the handler finishes. PAR protection is re-activated in this process, and the resumed execution cannot be continued. Nonetheless, accessing userspace memory could trigger a page fault, for example, when accessing a page swapped out to the disk or writing a page marked as read-only to support copy-on-write (CoW).

To address this problem, Genesis ensures that a page fault is handled before it is triggered and delegates this task to the outer kernel to avoid bloating the TCB of the inner kernel. The outer kernel performs a semantically equivalent page fault handling routine before accessing user pages. In detail, it first checks the permission of the pages to be accessed and predicts the occurrence of page faults; for example, it identifies whether any of the pages to be accessed is un-mapped or CoWed by checking the present-bit of the corresponding PTE and mismatch between the permission of the PTE and VMA struct, respectively. Then, if identified, the outer kernel makes a page table update request to the inner kernel to map the page to its proper physical memory. Finally, after the inner kernel verifies and emulates that request, the outer kernel can ask the inner kernel to access the user memory on its behalf. Omitting these steps will eventually lead to a page fault in the inner kernel, leading to a system crash.

#### 4.5 Enforcing Isolation from User Processes

661

662

663

664

666

667

668

669

670

671

672

674

675

676

677

678

679

680

681

682

683

684

685

686

687

689

690

691

692

693

694

695

696

697

698

699

700

701

702

703

704

705

706

707

708

709

710

711

712

713

714

715

To leverage PAR for isolation within the kernel space, Genesis configures all pages that contain the inner kernel's data as user-accessible. However, this design alone provides no isolation between user processes and the inner kernel because modern OS kernels adopt a shared virtual address space between user processes and the kernel.

To resolve this issue, GENESIS incorporates kernel page table isolation (KPTI) [6, 13], which unmaps the kernel address space from user processes, thereby mitigating Meltdown attacks [22] and making kernel address space layout randomization (KASLR) [9] more resilient to side-channel attacks [14, 20]. At first glance, it seems that GENESIS also can be transparently compatible with KPTI, but unfortunately this is not the case. We defer to the end of the following section (§5) the details of what impedes the direct adoption of KPTI and how KPTI can be modified to be smoothly integrated into the GENESIS design.

# 5 Technical Challenges

Several technical challenges arise from integrating our design into the complex x86-64 CISC architecture. In this section, we explain how we addressed such technical challenges. Although we prototype Genesis on x86-64 and RISC-V, here, we focus our discussion on Genesis x86-64, for its implementation poses additional challenges in comparison to its RISC-V counterpart. We explain the main design difference of Genesis RISC-V separately in §5.2.

## 5.1 x86-Specific Implementation

#### Preventing direct execution of privileged instruction.

The execution of privileged instructions is only allowed within the inner kernel. Because of the exclusive nature of the entry gate, any attempt to modify a page table directly by transferring the control flow into the middle of the inner kernel code will eventually fail because the SMAP protection is enabled. However, when it comes to executing privileged instructions, the entry gate cannot guarantee the exclusive property. For example, let us suppose that a privileged instruction that modifies the CR3 register (i.e., mov %rax, %cr3) and the code page containing that instruction is mapped into the inner kernel address space. Because the outer and inner kernels share the same virtual address space, an attacker can execute the privileged instruction directly without passing through the entry gate. Hence, the direct execution of the CR3 modification instruction with the maliciously crafted page table contained in the rax register results in a complete compromise of the Genesis-enforced isolation. Note that PerspicuOS and our hitherto design entail the same problem because the deployed WP and SMAP prevent access to the inner kernel data but not the inner kernel code execution.

Therefore, PerspicuOS proposes a method that temporarily maps the code pages that maintain privileged instructions

```
1
     entry:
2
         pushfq
                                    // Save eflags
3
         cli
                                    // Disable interrupts
4
         mov %cr4, %rax
                                    // Read CR4
         and ~CR4_SMEP_SMAP, %eax
                                   // Clear SMEP and SMAP
                                    // Configure CR4
         mov %rax, %cr4
         jmpq .Linner_handler
                                    // Enter the inner kernel
8
9
10
         mov %cr4, %rax
                                    // Read CR4
        or CR4 SMEP_SMAP, %eax
                                    // Set SMEP and SMAP bit
11
12
         mov %rax, %cr4
                                    // Configure CR4
13
         and CR4_SMEP_SMAP, %eax
         cmp CR4 SMEP SMAP. %eax
                                    // Check CR4
14
                                    // If invalid, loop back
15
         popf
                                    // Restore eflags
16
17
         clac
                                    // Enable SMAP
                                    // Return to the outer kernel
```

716

717

718

719

720

721

722

723

724

725

727

728

729

730

731

732

733

734

735

736

737

738

739

740

741

742

743

744

745

746

747

748

749

750

751

752

753

755

757

758

759

761

762

763

764

765

766

767

768

769

770

Figure 4. The SMEP-based entry and exit gates

only during the inner kernel execution but without details on the technical aspects of this method. Moreover, realizing this temporary mapping involves a technical challenge in that a page table can be shared among all threads; for example, in Linux, a thread that is created via the clone system call with the CLONE\_VM flag shares the page table with the parent process. Therefore, once the inner kernel naively marks the code page as *present*, the outer kernel, running on other cores using the same page table (e.g., running another thread in the same process), can also see the same mapping as the inner kernel. Hence, it can directly execute privileged instructions in the mapped code page, opening a race window between mapping and unmapping the code page. Note that assigning a separate page table for each thread causes significant performance overhead incurred by maintaining (synchronizing) a consistent memory view for all threads [18].

To remedy this problem, we leverage SMEP to restrict the direct execution of privileged instructions from the outer kernel. We take advantage of the fact that disabling SMEP protection renders user-mode code pages executable. Specifically, Genesis partitions the code pages of the inner kernel into two different code pages, as shown on the right side of Figure 2a: one for maintaining privileged instructions, consisting of user-mode pages; and the other for the rest of the inner kernel's code, consisting of kernel-mode pages. In addition, Genesis exposes an additional type of entry/exit gates, allowing the inner kernel to safely disable and re-enable SMEP protection. Figure 4 shows the assembly code of SMEP-based entry/exit gates. These gates are implemented similar to the SMAP-based gates, but with two differences: (1) SMEP-based gates configure not only SMEP but also SMAP to access the inner kernel's data; and (2) configuring the CR4 register is done using a non-deterministic instruction. Hence, to ensure the deterministic of the execution sequence, we insert a validity check on the value of the CR4 register; if not correctly configured, the CR4 register is continuously updated until SMEP and SMAP are enabled. Note that the CR4 register exists for each core; thus, once

it is set up for the inner kernel on a certain core, only the inner kernel can execute privileged instructions, whereas the outer kernel running on the other cores cannot.

**Safely executing POPF and IRET.** In addition to stac and clac, the AC bit in %eflags can be modified by popf and iret. Genesis ensures that these instructions are not misused by the outer kernel to circumvent SMAP.

In the case of popf instructions, Genesis places a clac instruction immediately following every popf instruction. Consequently, even if an attacker successfully modifies the AC bit, the clac instruction will enable SMAP protection. Furthermore, this scheme is effective even if the attacker performs a more sophisticated attack such that an interrupt may be generated immediately after executing the popf instruction but before the clac instruction, because the interrupt eventually leads to transferring control to the interrupt handler (trap gate) that is under the control of Genesis and thus the SMAP protection will be reactivated.

When returning from the kernel to either the kernel or the user spaces, iret is used to switch back to an interrupted execution context, resuming the execution from the interrupted point and restoring the privilege level and stack. Specifically, iret restores a saved interrupt context, which is saved on the kernel stacks when an interrupt is raised. An interrupt context consists of five registers, including the return address (%rip), code segment selector (%cs), status register (%eflags), stack pointer (%rsp), and stack segment selector (%ss). The two least significant bits of the saved %cs indicate the privilege level after the return.

Because iret can modify %eflags, Genesis must forbid it from being misused; otherwise, the outer kernel could simply abuse it by supplying a maliciously crafted %eflags input and thus take the control flow without SMAP protection. To execute iret securely without inadvertently setting the AC bit and then returning to the outer kernel, Genesis handles iret differently depending on the location—i.e., user or kernel space—where the execution flow will be transferred.

When returning from kernel to user, Genesis treats iret as a privileged instruction, and the inner kernel mediates all execution of iret. Specifically, the inner kernel first copies the interrupt context into a read-only page using a paging aliasing mechanism. This read-only page is used as a stack for later use by iret, and this step is essential for ensuring time-of-check to time-of-use (TOCTTOU) consistency. Immediately before executing iret, it inspects the value of %cs to ensure that the execution flow is transferred to the user space. At this point, the inner kernel does not need to guarantee that the AC bit of %eflags is not set, because the semantics of the AC bit is completely changed in the user mode. Note that iret can only be executed through the SMEP-based entry gate. However, after iret finishes its execution, the control flow is immediately returned to the user space and never reaches the corresponding exit gate,



Figure 5. The overview of KPTI workflow

implying that the user process is executed while the SMAP and SMEP protections are disabled. Nonetheless, this has no detrimental effect on the security guarantees of Genesis; these protections are specifically tailored to prevent the *kernel* from inadvertently accessing or executing the user memory. Furthermore, when re-entering kernel mode, the trap gates guarantee that SMEP and SMAP are re-enabled.

When returning from kernel to kernel, we could not apply the same approach as in the above case because it does not go through the exit gate after executing the iret instruction, exiting from the inner kernel without re-enabling SMEP and SMAP. Therefore, we handle this differently: Genesis emulates iret's behavior by providing a semantically equivalent instruction sequence. Specifically, the iret instruction restores %rip, %rsp, %rflags, %cs, and %ss. The first three can be directly modified using the ret, mov, and popf instructions, respectively, but the last two cannot be easily altered; instead, switching segment selector registers (e.g., %cs and %ss) is only allowed through special instructions such as 1ret, 1call, and iret. Fortunately, Linux kernels deploy only one segment per code and stack segment. Hence, switching the %cs and %ss registers can be avoided when returning from kernel to kernel. Consequently, we need only restore %rsp, %eflags, and %rip. This can be achieved through an instruction sequence as follows: (a) copy the return address and %eflags content to the top of the stack to be switched, (b) restore the stack pointer, and (c) execute the popf, clac, and ret instructions in order. Here, it is unnecessary to check the AC bit of %eflags because clac is executed immediately after the popf instruction.

Integrating with KPTI. As mentioned in §4.5, GENESIS adopts KPTI to unmap the inner kernel memory from the user space and completely isolate it from the user processes. The KPTI workflow is presented in Figure 5. It deploys two separate page tables: one for kernel use, with mappings to both the kernel and user spaces; and the other for user use, with mappings for user space (except for a very limited subset of kernel pages, hereinafter referred to as trampoline pages).

Nevertheless, it cannot be applied directly and seamlessly to Genesis. Specifically, KPTI maintains the *trampoline code*, which is mapped to both kernel and user page tables and is in charge of switching between the two page tables. Switching page tables is performed by loading %cr3 with the corresponding page table. Because this instruction (e.g., mov %rax, %cr3) is a privileged instruction, it must be mediated by the inner kernel. However, as shown in Figure 5, there is no inner kernel mapping *after* loading the user space page table (e.g., switching from the kernel to user space) and *before* loading the kernel space page table (e.g., switching from the user to kernel space), making it challenging for the inner kernel to mediate this privileged instruction.

To address this problem, we assemble all privileged instructions in the trampoline code within a user page. We then provide tiny entry and exit gates that are used exclusively in the trampoline code to execute privilege instructions directly (e.g., loading %cr3) without the inner kernel intervention. This gate is similar to SMEP-based gates, but switching to the dedicated stack can be avoided because all instructions executed between the entry and exit gates are deterministic; for example, the following assembly code demonstrates page table switching from the user to kernel space:

Specifically, this instruction sequence (1) retrieves the current %cr3 value, (2) sets the noflush bit, which otherwise flushes all TLB entries upon the %cr3 update, (3) switches to the kernel's PCID and page table by clearing the 11th and 12th bits of %cr3, respectively (as illustrated in Figure 5), (4) updates %cr3, and finally (5) jumps to the corresponding exit gate. (Switching to the user PGD is performed by setting the 11th and 12th bits of %cr3.) During execution, there are no instructions where the execution depends on the memory content or attacker-controlled input. Because the page that contains this instruction sequence is mapped as a user page, any attempt to directly jump in the middle of the instructions will trigger a fault, crashing the system. Furthermore, when switching to the user PGD, the page table switching routine ends with an exception return instruction-either iret or sysret—responsible for switching from the kernel to the user mode. This precludes collusive user processes from being executed with the kernel PGD inadvertently.

#### 5.2 Implementation on RISC-V

We implemented Genesis RISC-V to ascertain the generality of Genesis design. With our design explained with the x86 version, elaborating on the design of the RISC-V version would be rather redundant. The implementations for the two architectures are largely equivalent except for the handling

```
1
     _entry:
2
       csrr t6. CSR STATUS
                                // Read CSR
                                // Adjust the stack pointer
       addi sp, sp, -16
       sw t6, (sp)
                                // Save CSR
4
5
       sw ra, 8(sp)
                                // Save the return address
       csrc CSR_STATUS, SR_IE
                               // Disable Interrupt
       li t6, SR_SUM
                                // Load SUM immediate value (18th)
8
       csrs CSR STATUS 16
                                // Set the SUM-hit (Disable SUM)
                                // Jump to the inner kernel
       jalr _inner_handler
10
11
       li t6, SR_SUM
                                // Load SUM Immediate value (18th)
12
                                // Clear the SUM bit (Re-enable SUM)
13
       csrc CSR_STATUS, t6
                                // Load the saved CSR
14
       lw t6. (sp)
15
       lw ra, 8(sp)
                                // Restore the return address
       addi sp, sp, 16
                                // Adjust the stack pointer
16
                                // Bitwise-and to get the IE bit
17
       andi t6, t6, SR_IE
18
       beqz t6, _to_ret
                                // Check if the IE was set
19
       csrs CSR_STATUS, SR_IE
                               // If set, restore the IE bit
     to ret:
20
21
                                // Return to the outer kernel
       ret
```

**Figure 6.** SUM-based entry and exit gates

of the peculiarity of the SUM feature on RISC-V. Hence, here, we explain the adaptation of the SUM feature into GENESIS.

SUM bears some similarities with SMAP in that it introduces the SUM-bit in the current status register (csr). However, it does not provide deterministic instructions to control the SUM bit, implying that toggling the SUM-bit in gates may require additional checks. Nevertheless, we overcome this shortcoming by using csrs and csrc instructions.

In detail, Figure 6 shows the SUM-based entry and exit gates. Note that csrs and csrc can only set and clear specific bits in csr, respectively. For csrs in line 8, it sets the SUM-bit to disable the SUM protection and thus might be misused by an attacker. However, this instruction cannot be abused because the execution always jumps to the inner kernel's entry point after setting the SUM-bit. For csrc in line 13, it can only enable the SUM protection and thus can be abused.

Interestingly, SUM prevents not only accessing but also executing user memory; this is analogous to the integration of SMAP and SMEP. Hence, SUM is sufficient for GENESIS's purpose (e.g., the prevention of executing privileged instructions and accessing the inner kernel data), avoiding the use of redundant hardware features such as SMEP in x86.

However, such functionality that allows the kernel to execute user codes is excluded from SUM and deprecated in the RISC-V standard specification (since v1.11); thus, recent standard-compliant processors do not allow the kernel to execute user pages, regardless of the SUM status. Hence, to enable the inner kernel to restrict the privileged instructions, we reintroduce this dropped feature into RISC-V. It is reasonable because RISC-V is an open-source and thus an extensible architecture. We modified the Rocket Chip [1] with only one line of code and tested it on a Xilinx VC707 board. It requires non-invasive hardware modification, thereby incurring almost no lookup table (LUT) overhead (0.04%).

|                  | Benchmark         | Orig.    |        | GENE      | sis on x86-64 |           | Perspicu | OS (x86-64) | RI      | SC-V    |
|------------------|-------------------|----------|--------|-----------|---------------|-----------|----------|-------------|---------|---------|
|                  | Benchmark         | base     | +kpti  | +pgtbl    | +privinst     | +usercopy | +pgtbl   | +privinst   | orig.   | GENESIS |
|                  | null syscall()    | 0.04522  | 204%   | 197%      | 1140%         | 1121%     | 1.59%    | 938%        | 0.2370  | 132%    |
|                  | open()/close()    | 0.60732  | 34.2%  | 53.7%     | 223%          | 212%      | 17.3%    | 185%        | 9.7394  | 26.4%   |
|                  | read()            | 0.09494  | 101%   | 101%      | 577%          | 579%      | 0.53%    | 482%        | 0.5729  | 197%    |
|                  | write()           | 0.07068  | 131%   | 126%      | 754%          | 756%      | 1.99%    | 628%        | 0.5183  | 65.6%   |
|                  | select() (10 fds) | 0.1662   | 59.7%  | 59.8%     | 356%          | 397%      | 1.77%    | 275%        | 1.5771  | 94%     |
|                  | stat()            | 0.23998  | 39.5%  | 53.8%     | 257%          | 277%      | 16.6%    | 216%        | 5.6271  | 61.9%   |
|                  | fork() + execve() | 162.4955 | 10.1%  | 36.8%     | 73.8%         | 70.5%     | 97.1%    | 137%        | 12173.6 | 0.69%   |
| Latency (µs)     | fork() + exit()   | 51.6544  | 10.2%  | 28.8%     | 62.7%         | 57.3%     | 91.4%    | 126%        | 1735.9  | 6.36%   |
|                  | fork() + /bin/sh  | 533.5982 | 5.58%  | 37.3%     | 56.3%         | 54.3%     | 100%     | 101%        | 18732.6 | 2.91%   |
|                  | sigaction()       | 0.0935   | 101%   | 101%      | 669%          | 635%      | 3.02%    | 470%        | 0.9052  | 155%    |
|                  | Page fault        | 0.1042   | 9.21%  | 73.6%     | 116%          | 116%      | 313%     | 355%        | 1.7088  | 12.2%   |
|                  | Pipe I/O          | 2.8396   | 5.37%  | 7.93%     | 46.7%         | 51.3%     | -1.38%   | 42.3%       | 28.9309 | 21.4%   |
|                  | UNIX socket I/O   | 5.5199   | 5.77%  | 2.89%     | 17.9%         | 25.1%     | -4.18%   | 16.6%       | 29.0531 | 13.7%   |
|                  | TCP socket I/O    | 5.47112  | 5.99%  | 2.89%     | 32.0%         | 33.2%     | 0.63%    | 28.1%       | 84.2119 | 6.34%   |
| Bandwidth (MB/s) | UNIX socket I/O   | 13750.84 | -0.27% | -0.02%    | 9.16%         | 20.8%     | -3.49%   | 7.37%       | 530.286 | 3.4%    |
| bandwidin (MB/S) | TCP socket I/O    | 13569.38 | -0.01% | -0.37%    | 1.78%         | 8.40%     | -2.67%   | 1.44%       | 167.856 | 1.4%    |
|                  |                   |          | Ta     | ble 1. LN | MBench res    | sults     |          |             |         |         |

| Arch.  | Instructions                         | Cycles |
|--------|--------------------------------------|--------|
|        | Write %cr3                           | 176    |
|        | Write %cr3 (w/o TLB flush)           | 161    |
|        | Toggle SMAP (stac/clac)              | 25     |
|        | Write to %cr0 for WP                 | 174    |
| x86-64 | Write to %cr4 for SMAP               | 114    |
|        | Write to %cr4 for SMEP               | 505    |
|        | PerspicuOS's entry/exit gates        | 388    |
|        | GENESIS'S SMAP-based entry/exit gate | 66     |
|        | GENESIS'S SMEP-based entry/exit gate | 1220   |
|        | Write SATP (w/ flush)                | 31     |
| RISC-V | Toggle SUM (csrs/csrc)               | 15     |
|        | GENESIS'S SUM-based entry/exit gate  | 113    |

**Table 2.** The number of cycles taken to execute instrs.

#### Performance Evaluation

We thoroughly evaluated the efficiency of Genesis against commonly used micro- and macro-benchmark suites, including LMBench and SPEC CPU2017, and real-world applications. The evaluations were conducted on Intel i9-9900K with 32GB of memory, running Linux 5.9.0. Due to the page limit, we mainly focus on the results for x86-64 and only present the numbers for RISC-V, along with a brief explanation.

**Domain Switch Cost.** One dominant source of overhead in Genesis is the round trips between the two domains, involving passing through domain-switch gates. To understand the switching cost, we started with a micro-benchmark that measured the latency of the switch gates in CPU cycles. The results are summarized in Table 2. The last three rows show the cycles required for a single invocation of the corresponding entry and exit gates. Genesis's SMAP-based domain switch was 5.9× faster than that of PerspicuOS. Notably, PerspicuOS's domain switching is 3.69× faster than hypercall, i.e., vmcall in x86 (please refer to Table 3 in [7]).

However, the SMEP-based domain switch has a substantial overhead, taking approximately 1220 cycles. To pinpoint the source of the observed overhead, we measured the latencies of main operations performed during domain switching (e.g., manipulation of %cr0, %cr3, and %cr4). We found that the toggling of SMEP incurs the highest overhead (505 cycles)

among them, rendering the SMEP-based gate slower than the SMAP-based counterpart.

**LMBench.** We used LMBench as a micro-benchmark, which measures the latency and throughput of a set of OS primitives. Furthermore, the overhead is broken down into four sources: *kpti*, page table protection (*pgtbl*), privileged instruction delegation (*privinst*), and user memory access delegation (*usercopy*). As summarized in Table 1, we highlight the results that yield a clear difference in bold and present the cumulative overheads from *kpti* to *usercopy*. Moreover, for comparison, we performed the same experiment on our version of PerspicuOS with the *pgtbl* and *privinst* protection.

*kpti* incurs an extra overhead of context switching between the kernel and user modes owing to page table switching. Consequently, short-lived benchmarks, with mode switching taking up most of the time, exhibit a significant slowdown; the null syscall benchmark is a worst-case example, with 204% overhead.

For pgtbl, all page table modifications are interposed by the inner kernel, and entering and exiting the inner kernel are only allowed through the SMAP-based gates. In addition, it involves an additional layer of indirection (i.e., shadow mapping of page tables) to access the page tables. As expected, the three fork-related benchmarks whose overhead is dominated by the cost of modifying page tables suffer from runtime overheads due to frequent domain switches. Similarly, the results of PerspicuOS's pgtbl version resemble those of GENESIS but suffer from the expensive switching costs. Notably, the page fault benchmark has the most significant increase in the overheads of 73.6% and 303% in GENESIS and PerspicuOS, respectively; it involves costly page table modifications mediated by the inner kernel because the page fault handler terminates the faulted process and releases all allocated memory.

With *privinst*, the execution of security-sensitive privileged instructions must go through the expensive SMEP-based gates. In particular, switching between the kernel and user modes, which frequently occurs, involves the use of

privileged instructions (i.e., mov %cr3, iret, and sysret), thereby incurring excessive overheads. Moreover, trap gates introduce extra overhead, compulsorily (re)activating the SMAP and SMEP protections. Consequently, *privinst* introduces a non-negligible mode-switching overhead between the kernel and user modes, similar to that in the *kpti* case. An example of the worst case is the null syscall benchmark, which experiences a significant slowdown of 1140%. Furthermore, the increased latency of mode switching also negatively impacts the latency of pipe and socket benchmarks in which I/O and IPC operations involving expensive context switches are frequently performed, as shown in the 13–15 rows in Table 1.

For *usercopy*, while going through SMAP-based gates promising low-cost domain switch, no page fault exception should be raised in the inner kernel. This requires checking the present bit of the PTE of a to-be-accessed user page, necessitating traversing multilevel page tables. Moreover, if the page is marked non-present, a mapping for the corresponding page is created. Consequently, this leads to a major bottleneck in user-access intensive benchmarks, as shown in the last two rows in Table 1.

As for RISC-V, we briefly describe the results of Genesis on RISC-V, which is shown in the last two columns in Table 1. Note that the performance evaluation was conducted with all features of Genesis (kpti, pgtbl, privinst, and usercopy) enabled. Interestingly, GENESIS RISC-V is shown to induce lower overhead than its x86 version. Due to the vastly different environments (high-end processor vs. SoC), it is rather difficult to make a direct comparison. However, we conjecture there are three reasons for this: First, as we can see by comparing .orig in x86-64 and .orig in RISC-V, our RISC-V processor provides significantly lower performance than the x86 one. This is attributed to the long execution time of benchmarks and is particularly evident in the case of long-lived benchmarks. For example, the fork + execve benchmark is up to 75× slower than x86, whereas the null syscall benchmark is 5× slower. Therefore, the overheads imposed by Gen-ESIS are amortized over the long execution time of long-lived benchmarks, such as fork- and I/O-related ones. Second, our RISC-V Linux supports a three-level paging scheme (as opposed to x86's four-level), leading to a reduction in the number of required page table updates, especially in forkrelated benchmarks. Third, SUM-based switches are much faster than SMEP-based switches. Therefore, the cost of frequent kernel/user context switches, which involve swapping page tables for KPTI, is relatively cheap in RISC-V GENESIS.

**SPEC CPU2017.** We further used the SPEC CPU2017 benchmark suite as a macro benchmark to understand the performance impact of Genesis on real-world workloads. This suite contains a collection of applications, for example, the Perl interpreter and GNU C compiler. We ran three iterations for all test suites with their reference input. Our results



Figure 7. I/O performance overhead against Nginx

show that Genesis imposes negligible runtime overhead for all workloads (< 1% slowdown on average).

Nginx and Memcached. We experimented with the Nginx web server and Memcached caching system using I/Ointensive workloads to evaluate the degree of I/O performance degradation. Notably, this experiment is ideal for observing the worst-case overhead of Genesis because most of the execution time is spent in kernel mode, with frequent and costly inner kernel-mediated user-memory accesses. For the Nginx case, our evaluation used Apache Benchmark (ab) to issue 500-1000 HTTP keep-alive requests for a file ranging from 5K to 50KB in size to the Nginx server on the localhost. As shown in Figure 7, the throughput and latency overheads are on average 35% and 47%, respectively. (9.8% and 10.9% for RISC-V) For the Memcached case, we used the memslap benchmark with the default configuration and measured the time needed to handle 10,000 get/set operations. The overhead for this case is 11% for x86 and 2.7% for RISC-V, which is relatively better than the Nginx case because Memcached is not only I/O-bound but also memory-bound and thus amortizes the high cost of I/O operations.

#### 7 Discussion

We presented the implementation of Genesis on x86-64 and RISC-V in this work. We argue that the fundamental design principles can be applied to other architectures. This is primarily because the PAR (i.e., SMAP and SUM) and SMEP-equivalent primitives are readily available in other contemporary architectures.

As an example, in ARM64, functionally equivalent hardware features are available as PAN and PXN (Privileged eXecute Never) since ARMv8.1. PAN is functionally equivalent to and, not least, shares architectural similarities with SMAP; it extends the PSTATE register (corresponding to %eflags in x86) with a new 22nd bit, called the PAN-bit, to indicate the state of PAN. Moreover, it provides a fast and intrinsically-deterministic instruction (i.e., msr pan, #imm) to manage the newly added bit. Additionally, as in iret in x86, the exception return instruction (i.e., eret) can change the PAN state and thus must be regarded as a security-sensitive operation.

However, PXN has a slightly different hardware implementation; in detail, it is implemented as one of the attributes

in the page table entry (i.e., the 53rd bit), whereas SMEP on x86 is implemented as a control register. Hence, leveraging PXN to deprive the outer kernel of the use of privileged instruction cannot be realized as in SMEP; modifying the PXN bit in a PTE corresponding to a code page containing privileged instructions leaves the code page vulnerable, e.g., as in the PerspicuOS case, as explained in §5. This discrepancy prompted us to explore an alternative to PXN.

As in SelMon [19], WXN (Write eXecute Never) is a viable candidate; this feature is functionally equivalent to NX-bit in x86 but is implemented as a control register—not as a page table attribute. Therefore, it can be utilized to restrict the use of privileged instructions, as depicted in Figure 1c. However, this technique cannot be applied directly for such purpose; for instance, when executing eret and returning to user mode, it cannot re-enable WXN after executing eret, similar to the iret case (§5). Though in the case of SMEP, running a user process without SMEP protection does not harm the security, this is not the case for WXN because it leaves the user processes running without W⊕X protection. However, this can be overcome by leveraging the UXN (Unprivileged eXecute Never), enabling the preservation of the W⊕X enforcement in user mode even though WXN turns off, because of the fact that UXN overrides WXN.

#### 8 Related Work

*Virtualization-based monitoring.* To better articulate the merits of intra-level schemes, we have classified virtualization-based monitoring into two categories based on the placement of a security monitor: "out-of-VM" [8, 10, 24, 25, 28, 38, 39] and "in-VM" [23, 29, 33] monitoring.

For the out-of-VM approach, a well-known example of virtualization-based monitoring is virtual machine introspection (VMI) [8, 10, 23–25, 38, 39]. VMI monitors and introspects the state of a guest VM, such as for kernel rootkit detection and memory forensics. The above solutions inherently guarantee the strong isolation of a security monitor under hardware-assisted virtualization. In particular, the security monitor is given a completely separated address space from the monitored VM and can introspect the entire internal state of a VM (i.e., CPU registers, memory), which are enforced and mediated by the hypervisor.

Nevertheless, this security benefit comes with performance degradation. The overheads associated with domain-switching between the VM, the monitor, and the hypervisor, which executes expensive instructions such as vmcall, are nontrivial. Furthermore, introspecting the VM memory requires software-emulated MMU address translation, which involves traversing the guest VM's multilevel page tables and the corresponding EPT for GVA-to-GPA and GPA-to-HPA translation, respectively, thereby incurring significant performance overheads. Subsequently, it translates the HPA into its virtual address and eventually retrieves the VM memory. Though VMIs maintain a hash table to directly convert a monitored

VM's GVA to its own GVA, it still incurs substantial performance overhead, as demonstrated in [39].

The in-VM approach can be a complementary way to minimize the overhead. Here, the VM and monitor share the same virtual address space, enabling the monitor to access the VM's memory at a native speed; and operate at the privilege level, eliminating privilege-mode switching overheads. However, these advantages can become a double-edged sword; the strengths and weaknesses of the in-VM approach are the opposite of those of the out-of-VM approach. Moreover, coexistence with untrusted VMs makes the monitor itself susceptible to kernel-level attacks.

Several hardening techniques [23, 29, 33] have been proposed to create a safe execution environment for security monitors. SIM [29] leverages the *cr3-load exiting* feature in Intel VT such that a VM-exit event occurs when the CR3 register is updated, thereby enabling the hypervisor to ensure the validity of the CR3 value and enforcing consistent isolation through shadow page tables. TxIntro [23] proposed a core planting method that stealthily implants virtual core into the monitored VM and thus allows monitors to access the VM memory at a native speed. In closing, it is worth remarking that the intra-level approach can achieve comparable security and performance to the in-VM scheme without relying on higher-privileged software.

Repurposing User Pages as Protected Memory in Ker**nel.** There have been several existing works on repurposing user pages to restrict supervisor-mode access for enforcing various security policies. Closely related to our work is SMAP-based isolation techniques [36, 37, 40], which leverage SMAP by means of enforcing isolation. SEIMI [36, 37] escalates the privilege level of a user process and creates a safe region for security metadata, enhancing the security of existing mitigation techniques. SecPT [40] also deploys SMAP to protect page tables. Although it shares a similar goal with our Genesis, it is different in several aspects: First and foremost, Genesis generalizes the use of PAR to construct an architecture-agnostic primitive for intra-kernel isolation. Second, Genesis provides a robust design that tackles security concerns in a comprehensive manner. However, SecPT either ignored or incorrectly handled the cases of privileged instruction restriction and user memory access delegation, e.g., no consideration for handling the race condition and page faults in the inner kernel. Other notable examples are UnderBridge [15] and IskiOS [12]. They configure securitycritical kernel pages as user-mode pages to leverage Intel memory protection key (MPK) in kernel space, which was not originally designed to operate on kernel space.

#### 9 Conclusion

We proposed Genesis, a novel architecture-agnostic design for realizing intra-kernel privilege separation. We demonstrated the feasibility of the proposed design by implementing it on x86-64 and RISC-V Linux kernels.

#### References

1321

1322

1323

1324

1325

1326

1327

1328

1330

1331

1332

1333

1334

1335

1336

1337

1338

1339

1340

1341

1342

1343

1344

1345

1346

1347

1348

1349

1350

1351

1352

1353

1354

1355

1356

1357

1358

1359

1360

1361

1362

1364

1365

1366

1367

1368

1369

1370

1371

1372

1373

1374

1375

- [1] Krste Asanovic, Rimas Avizienis, Jonathan Bachrach, Scott Beamer, David Biancolin, Christopher Celio, Henry Cook, Daniel Dabbelt, John Hauser, Adam Izraelevitz, et al. 2016. The rocket chip generator. EECS Department, University of California, Berkeley, Tech. Rep. UCB/EECS-2016-17 (2016).
- [2] Ahmed M Azab, Peng Ning, Jitesh Shah, Quan Chen, Rohan Bhutkar, Guruprasad Ganesh, Jia Ma, and Wenbo Shen. 2014. Hypervision across worlds: Real-time kernel protection from the arm trustzone secure world. In Proceedings of the 2014 ACM SIGSAC Conference on Computer and Communications Security (CCS).
- [3] Ahmed M Azab, Kirk Swidowski, Rohan Bhutkar, Jia Ma, Wenbo Shen, Ruowen Wang, and Peng Ning. 2016. SKEE: A lightweight Secure Kernel-level Execution Environment for ARM. In Network and Distributed System Security Symposium (NDSS).
- [4] Ferdinand Brasser, David Gens, Patrick Jauernig, Ahmad-Reza Sadeghi, and Emmanuel Stapf. 2019. SANCTUARY: ARMing TrustZone with User-space Enclaves. In Network and Distributed System Security Symposium (NDSS).
- [5] Yeongpil Cho, Donghyun Kwon, Hayoon Yi, and Yunheung Paek. 2017. Dynamic Virtual Address Range Adjustment for Intra-Level Privilege Separation on ARM. In Network and Distributed System Security Symposium (NDSS).
- [6] Jonathan Corbet. 2017. The current state of kernel page-table isolation. https://lwn.net/Articles/741878/. [Online; accessed 28-September-2021].
- [7] Nathan Dautenhahn, Theodoros Kasampalis, Will Dietz, John Criswell, and Vikram Adve. 2015. Nested kernel: An operating system architecture for intra-kernel privilege separation. In Proceedings of the Twentieth International Conference on Architectural Support for Programming Languages and Operating Systems (ASPLOS).
- [8] Artem Dinaburg, Paul Royal, Monirul Sharif, and Wenke Lee. 2008. Ether: malware analysis via hardware virtualization extensions. In Proceedings of the 15th ACM conference on Computer and communications security (CCS).
- [9] Jake Edge. 2013. Kernel address space layout randomization. https://lwn.net/Articles/569635/. [Online; accessed 28-September-2021].
- [10] Tal Garfinkel, Mendel Rosenblum, et al. 2003. A virtual machine introspection based architecture for intrusion detection. In Network and Distributed System Security Symposium (NDSS).
- [11] Xinyang Ge, Hayawardh Vijayakumar, and Trent Jaeger. 2014. Sprobes: Enforcing kernel code integrity on the trustzone architecture. In In Proceedings of the Third Workshop on Mobile Security Technologies (MoST).
- [12] Spyridoula Gravani, Mohammad Hedayati, John Criswell, and Michael L Scott. 2021. Fast Intra-kernel Isolation and Security with IskiOS. In 24th International Symposium on Research in Attacks, Intrusions and Defenses (RAID).
- [13] Daniel Gruss, Moritz Lipp, Michael Schwarz, Richard Fellner, Clémentine Maurice, and Stefan Mangard. 2017. Kaslr is dead: long live kaslr. In International Symposium on Engineering Secure Software and Systems (ESSoS).
- [14] Daniel Gruss, Clémentine Maurice, Anders Fogh, Moritz Lipp, and Stefan Mangard. 2016. Prefetch side-channel attacks: Bypassing SMAP and kernel ASLR. In Proceedings of the 2016 ACM SIGSAC conference on computer and communications security (CCS).
- [15] Jinyu Gu, Xinyue Wu, Wentai Li, Nian Liu, Zeyu Mi, Yubin Xia, and Haibo Chen. 2020. Harmonizing Performance and Isolation in Microkernels with Efficient Intra-kernel Isolation and Communication. In USENIX Annual Technical Conference (USENIX ATC).
- [16] Le Guan, Peng Liu, Xinyu Xing, Xinyang Ge, Shengzhi Zhang, Meng Yu, and Trent Jaeger. 2017. TrustShadow: Secure Execution of Unmodified Applications with ARM Trustzone. In Proceedings of the 15th Annual International Conference on Mobile Systems, Applications, and

- Services (MobiSys).
- [17] Owen S Hofmann, Alan M Dunn, Sangman Kim, Indrajit Roy, and Emmett Witchel. 2011. Ensuring operating system kernel integrity with OSck. Proceedings of the 16th International Conference on Architectural Support for Programming Languages and Operating Systems (ASPLOS).

1376

1377

1378

1379

1381

1383

1385

1386

1387

1389

1390

1391

1392

1393

1394

1395

1396

1397

1398

1400

1401

1402

1403

1404

1405

1406

1407

1408

1409

1410

1411

1412

1413

1414

1415

1416

1417

1418

1419

1420

1421

1422

1423

1424

1425

1426

1427

1428

1429

1430

- [18] Terry Ching-Hsiang Hsu, Kevin Hoffman, Patrick Eugster, and Mathias Payer. 2016. Enforcing least privilege memory views for multithreaded applications. In Proceedings of the 2016 ACM SIGSAC Conference on Computer and Communications Security (CCS).
- [19] Jinsoo Jang and Brent Byunghoon Kang. 2020. SelMon: reinforcing mobile device security with self-protected trust anchor. In Proceedings of the 18th International Conference on Mobile Systems, Applications, and Services (MobiSys).
- [20] Yeongjin Jang, Sangho Lee, and Taesoo Kim. 2016. Breaking kernel address space layout randomization with intel tsx. In Proceedings of the 2016 ACM SIGSAC Conference on Computer and Communications Security (CCS).
- [21] Vasileios P Kemerlis, Michalis Polychronakis, and Angelos D Keromytis. 2014. ret2dir: Rethinking kernel isolation. In 23rd USENIX Security Symposium (USENIX Security 14).
- [22] Moritz Lipp, Michael Schwarz, Daniel Gruss, Thomas Prescher, Werner Haas, Anders Fogh, Jann Horn, Stefan Mangard, Paul Kocher, Daniel Genkin, et al. 2018. Meltdown: Reading kernel memory from user space. In 27th USENIX Security Symposium (USENIX Security 18).
- [23] Yutao Liu, Yubin Xia, Haibing Guan, Binyu Zang, and Haibo Chen. 2014. Concurrent and consistent virtual machine introspection with hardware transactional memory. In IEEE 20th International Symposium on High Performance Computer Architecture (HPCA).
- [24] Bryan D Payne, Martim Carbone, Monirul Sharif, and Wenke Lee. 2008. Lares: An architecture for secure active monitoring using virtualization. In IEEE Symposium on Security and Privacy (S&P).
- [25] Bryan D Payne, DP de A Martim, and Wenke Lee. 2007. Secure and flexible monitoring of virtual machines. In Twenty-Third Annual Computer Security Applications Conference (ACSAC).
- [26] Nick L Petroni Jr and Michael Hicks. 2007. Automated detection of persistent kernel control-flow attacks. In Proceedings of the 14th ACM conference on Computer and communications security (CCS).
- [27] Junghwan Rhee, Ryan Riley, Dongyan Xu, and Xuxian Jiang. 2009. Defeating dynamic data kernel rootkit attacks via vmm-based guest-transparent monitoring. In IEEE international conference on availability, reliability and security (ARES).
- [28] Arvind Seshadri, Mark Luk, Ning Qu, and Adrian Perrig. 2007. SecVisor: A tiny hypervisor to provide lifetime kernel code integrity for commodity OSes. In Proceedings of twenty-first ACM SIGOPS symposium on Operating systems principles (SOSP).
- [29] Monirul I Sharif, Wenke Lee, Weidong Cui, and Andrea Lanzi. 2009. Secure in-vm monitoring using hardware virtualization. In Proceedings of the 16th ACM conference on Computer and communications security (CCS).
- [30] Takahiro Shinagawa, Hideki Eiraku, Kouichi Tanimoto, Kazumasa Omote, Shoichi Hasegawa, Takashi Horie, Manabu Hirano, Kenichi Kourai, Yoshihiro Oyama, Eiji Kawai, et al. 2009. Bitvisor: a thin hypervisor for enforcing i/o device security. In Proceedings of the ACM SIGPLAN/SIGOPS international conference on Virtual execution environments (VEE).
- [31] Brad Spengler. 2007. On exploiting null ptr derefs, disabling SELinux, and silently fixed linux vulns. https://seclists.org/dailydave/2007/q1/ 224
- [32] Udo Steinberg and Bernhard Kauer. 2010. NOVA: A microhypervisor-based secure virtualization architecture. In Proceedings of the 5th European conference on Computer systems (EuroSys).
- [33] Xiaoguang Wang, Yue Chen, Zhi Wang, Yong Qi, and Yajin Zhou. 2015. Secpod: a framework for virtualization-based security systems. In USENIX Annual Technical Conference (USENIX ATC).

13

| 1431 | [34]    | Zhi Wang and Xuxian Jiang. 2010. HyperSafe: A lightweight approach                                                                                 |
|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 1432 |         | to provide lifetime hypervisor control-flow integrity. In <i>IEEE Sympo</i> -                                                                      |
| 1433 |         | sium on Security and Privacy (S&P).                                                                                                                |
| 1434 | [35]    | Zhi Wang, Xuxian Jiang, Weidong Cui, and Peng Ning. 2009. Counter-                                                                                 |
| 1435 |         | ing kernel rootkits with lightweight hook protection. In <i>Proceedings</i> of the 16th ACM conference on Computer and communications security     |
| 1436 |         | (CCS).                                                                                                                                             |
| 1437 | [36]    | Zhe Wang, Chenggang Wu, Mengyao Xie, Yinqian Zhang, Kangjie Lu,                                                                                    |
| 1438 | [30]    | Xiaofeng Zhang, Yuanming Lai, Yan Kang, and Min Yang. 2020. Seimi:                                                                                 |
|      |         | Efficient and secure smap-enabled intra-process memory isolation. In                                                                               |
| 1439 |         | IEEE Symposium on Security and Privacy (SP).                                                                                                       |
| 1440 | [37]    | Chenggang Wu, Mengyao Xie, Zhe Wang, Yinqian Zhang, Kangjie                                                                                        |
| 1441 |         | Lu, Xiaofeng Zhang, Yuanming Lai, Yan Kang, Min Yang, and Tao Li.                                                                                  |
| 1442 |         | 2022. Dancing with Wolves: An Intra-process Isolation Technique                                                                                    |
| 1443 |         | with Privileged Hardware. IEEE Transactions on Dependable and Secure                                                                               |
| 1444 | [38]    | Computing (TDSC).<br>Haiquan Xiong, Zhiyong Liu, Weizhi Xu, and Shuai Jiao. 2012. Libvmi:                                                          |
| 1445 | [30]    | a library for bridging the semantic gap between guest OS and VMM.                                                                                  |
| 1446 |         | In IEEE 12th International Conference on Computer and Information                                                                                  |
| 1447 |         | Technology (ICCIT).                                                                                                                                |
| 1448 | [39]    | Siqi Zhao, Xuhua Ding, Wen Xu, and Dawu Gu. 2017. Seeing through                                                                                   |
| 1449 |         | the same lens: introspecting guest address space at native speed. In                                                                               |
| 1450 | F 4 - 7 | 26th USENIX Security Symposium (USENIX Security 17).                                                                                               |
| 1451 | [40]    | Bingnan Zhong and Qingkai Zeng. 2021. SecPT: Providing Efficient                                                                                   |
|      |         | Page Table Protection based on SMAP Feature in an Untrusted Com-<br>modity Kernel. In <i>IEEE 20th International Conference on Trust, Security</i> |
| 1452 |         | and Privacy in Computing and Communications (TrustCom).                                                                                            |
| 1453 |         | and trivacy in companing and communications (transcom).                                                                                            |
| 1454 |         |                                                                                                                                                    |
| 1455 |         |                                                                                                                                                    |
| 1456 |         |                                                                                                                                                    |
| 1457 |         |                                                                                                                                                    |
| 1458 |         |                                                                                                                                                    |
| 1459 |         |                                                                                                                                                    |
| 1460 |         |                                                                                                                                                    |
| 1461 |         |                                                                                                                                                    |
| 1462 |         |                                                                                                                                                    |
| 1463 |         |                                                                                                                                                    |
| 1464 |         |                                                                                                                                                    |
|      |         |                                                                                                                                                    |
| 1465 |         |                                                                                                                                                    |
| 1466 |         |                                                                                                                                                    |
| 1467 |         |                                                                                                                                                    |
| 1468 |         |                                                                                                                                                    |
| 1469 |         |                                                                                                                                                    |
| 1470 |         |                                                                                                                                                    |
| 1471 |         |                                                                                                                                                    |
| 1472 |         |                                                                                                                                                    |
| 1473 |         |                                                                                                                                                    |
| 1474 |         |                                                                                                                                                    |
| 1475 |         |                                                                                                                                                    |
| 1476 |         |                                                                                                                                                    |
|      |         |                                                                                                                                                    |
| 1477 |         |                                                                                                                                                    |
| 1478 |         |                                                                                                                                                    |
| 1479 |         |                                                                                                                                                    |
| 1480 |         |                                                                                                                                                    |
| 1481 |         |                                                                                                                                                    |
| 1482 |         |                                                                                                                                                    |